Show simple item record

dc.contributor.authorLiang, Wei
dc.contributor.authorSun, Xingming
dc.contributor.authorXia, Zhihua
dc.contributor.authorSun, Decai
dc.contributor.authorLong, Jing
dc.date.accessioned2016-02-26T08:17:26Z
dc.date.available2016-02-26T08:17:26Z
dc.date.issued2011-04cs
dc.identifier.citationRadioengineering. 2011, vol. 20, č. 1, s. 118-125. ISSN 1210-2512cs
dc.identifier.issn1210-2512
dc.identifier.urihttp://hdl.handle.net/11012/56806
dc.description.abstractA new chaotic map based IP (Intellectual Property) watermarking scheme at physical design level is presented. An encrypted watermark is embedded into the physical layout of a circuit by configuring LUT (Lookup Table) as specific functions when it is placed and routed onto the FPGA (Field-Programmable Gate Array). The main contribution is the use of multiple chaotic maps in the processes of watermark design and embedding, which efficiently improves the security of watermark. A hashed chaotic sequence is used to scramble the watermark. Secondly, two pseudo-random sequences are generated by using chaotic maps. One is used to determine unused LUT locations, and the other divides the watermark into groups. The watermark identifies original owner and is difficult to detect. This scheme was tested on a Xilinx Virtex XCV600-6bg432 FPGA. The experimental results show that our method has low impact on functionality, short path delay and high robustness in comparison with other methods.en
dc.formattextcs
dc.format.extent118-125cs
dc.format.mimetypeapplication/pdfen
dc.language.isoencs
dc.publisherSpolečnost pro radioelektronické inženýrstvícs
dc.relation.ispartofRadioengineeringcs
dc.relation.urihttp://www.radioeng.cz/fulltexts/2011/11_01_118_125.pdfcs
dc.rightsCreative Commons Attribution 3.0 Unported Licenseen
dc.rights.urihttp://creativecommons.org/licenses/by/3.0/en
dc.subjectIP reuse technologyen
dc.subjectFPGAen
dc.subjectchaotic mapen
dc.subjectLUTen
dc.subjectIP watermarkingen
dc.titleA Chaotic IP Watermarking in Physical Layout Level Based on FPGAen
eprints.affiliatedInstitution.facultyFakulta eletrotechniky a komunikačních technologiícs
dc.coverage.issue1cs
dc.coverage.volume20cs
dc.rights.accessopenAccessen
dc.type.driverarticleen
dc.type.statusPeer-revieweden
dc.type.versionpublishedVersionen


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record

Creative Commons Attribution 3.0 Unported License
Except where otherwise noted, this item's license is described as Creative Commons Attribution 3.0 Unported License