Implementation and Evaluation of Power Consumption of an Iris Pre-processing Algorithm on Modern FPGA
Abstract
In this article, the efficiency and applicability of several power reduction techniques applied on a modern 65nm FPGA is described. For image erosion and dilation algorithms, two major solutions were tested and compared with respect to power and energy consumption. Firstly the algorithm was run on a general purpose processor (gpp) NIOS and then hardware architecture of an Intellectual Property (IP) was designed. Furthermore IPs design was improved by applying a number of power optimization techniques. They involved RTL level clock gating, power driven synthesis with fitting and appropriate coding style. Results show that hardware implementation is much more energy efficient than a general purpose processor and power optimization schemes can reduce the overall power consumption on an FPGA.
Keywords
FPGA, power optimization, dilation, erosion, general purpose processor, SoPCPersistent identifier
http://hdl.handle.net/11012/57257Document type
Peer reviewedDocument version
Final PDFSource
Radioengineering. 2008, vol. 17, č. 4, s. 108-112. ISSN 1210-2512http://www.radioeng.cz/fulltexts/2008/08_04b_108_112.pdf
Collections
- 2008/4 [33]