Blind Oversampling Data Recovery with Low Hardware Complexity
Streszczenie
The paper is focused on the optimization and implementation of fully digital feed-forward blind oversampling CDR (BO-CDR). Two new phase-decision algorithms are proposed. Their complexity is very low, enabling a very simple and fast implementation even in FPGA, which was used as a development platform as well as a target device for the BO-CDR block. The FPGA-based optimization gave the opportunity to perform on-the-fly optimization under real conditions of target link. This greatly shortened the development time as there were no errors caused by inaccurate simulation models. Measurement results obtained on real links are included showing the jitter tolerance of the proposed algorithms to be comparable to the performance of modern PLL-based CDRs.
Keywords
Blind Oversampling CDR, FPGA, jitterDocument type
Peer reviewedDocument version
Final PDFSource
Radioengineering. 2010, vol. 19, č. 1, s. 74-78. ISSN 1210-2512http://www.radioeng.cz/fulltexts/2010/10_01_074_078.pdf
Collections
- 2010/1 [31]