FPGA Based Test Module for Error Bit Evaluation in Serial Links
Abstract
A test module for serial links is described. In the link transmitter, one module generates pseudorandom pulse signal that is transmitted by the link. Second module located in the link receiver generates the same signal and compares it to the received signal. Errors caused by the signal transmission can be then detected and results sent to a master computer for further processing like statistical evaluation. The module can be used for long-term error monitoring without need for human operator presence.
Keywords
Serial link, bit error rate, LFSR counter, free-space optical link, FPGAPersistent identifier
http://hdl.handle.net/11012/57944Document type
Peer reviewedDocument version
Final PDFSource
Radioengineering. 2006, vol. 15, č. 1, s. 38-41. ISSN 1210-2512http://www.radioeng.cz/fulltexts/2006/06_01_38_41.pdf
Collections
- 2006/1 [9]